# Interpreter and Transpiler for simple expressions on Nvidia GPUs using Julia

Daniel Wiplinger



#### MASTERARBEIT

eingereicht am Fachhochschul-Masterstudiengang

Software Engineering

in Hagenberg

im Januar 2025

Advisor:

DI Dr. Gabriel Kronberger

| $\bigcirc$ | Copyright | 2025 | Daniel | Wiplinger |
|------------|-----------|------|--------|-----------|
|            |           |      |        |           |

This work is published under the conditions of the Creative Commons License Attribution-NonCommercial-NoDerivatives~4.0~International~(CC~BY-NC-ND~4.0)—see https://creativecommons.org/licenses/by-nc-nd/4.0/.

# Declaration

I hereby declare and confirm that this thesis is entirely the result of my own original work. Where other sources of information have been used, they have been indicated as such and properly acknowledged. I further declare that this or similar work has not been submitted for credit elsewhere. This printed copy is identical to the submitted electronic version.

Hagenberg, January 1, 2025

Daniel Wiplinger

# Contents

| D  | eclara | tion                 |                      |      |       |      |   |       |  |       | iv   |
|----|--------|----------------------|----------------------|------|-------|------|---|-------|--|-------|------|
| Αŀ | ostrac | ct                   |                      |      |       |      |   |       |  |       | vii  |
| Κι | urzfas | ssung                |                      |      |       |      |   |       |  |       | viii |
| 1  | Intr   | oductio              | n                    |      |       |      |   |       |  |       | 1    |
|    | 1.1    | Backg                | round and Motivation | <br> |       | <br> |   |       |  |       | 1    |
|    | 1.2    | Resea                | ch Question          | <br> |       | <br> |   |       |  |       | 2    |
|    | 1.3    | Metho                | dology               | <br> |       | <br> |   |       |  | <br>• | 2    |
| 2  | Fun    | damen                | als and Related Work |      |       |      |   |       |  |       | 4    |
|    | 2.1    | Equat                | ion learning $\dots$ | <br> |       | <br> |   |       |  |       | 4    |
|    | 2.2    | GPGI                 | $^{ m cU}$           | <br> |       | <br> |   |       |  |       | 4    |
|    |        | 2.2.1                | PTX                  | <br> |       | <br> |   |       |  |       | 4    |
|    | 2.3    | $\operatorname{GPU}$ | Interpretation       | <br> |       | <br> |   |       |  |       | 4    |
|    | 2.4    | Trans                | oiler                | <br> | <br>• | <br> |   | <br>• |  | <br>• | 4    |
| 3  | Con    | cept a               | nd Design            |      |       |      |   |       |  |       | 5    |
|    | 3.1    | Requi                | rements              | <br> |       | <br> |   |       |  |       | 5    |
|    | 3.2    | Interp               | reter                | <br> |       | <br> |   |       |  |       | 5    |
|    |        | 3.2.1                | Architecture         | <br> |       | <br> |   |       |  |       | 5    |
|    |        | 3.2.2                | Host                 | <br> |       | <br> |   |       |  |       | 5    |
|    |        | 3.2.3                | Device               | <br> |       | <br> |   |       |  |       | 5    |
|    | 3.3    | Trans                | oiler                | <br> |       | <br> |   |       |  |       | 5    |
|    |        | 3.3.1                | Architecture         | <br> |       | <br> |   |       |  |       | 6    |
|    |        | 3.3.2                | Host                 | <br> |       | <br> |   |       |  |       | 6    |
|    |        | 3.3.3                | Device               | <br> | <br>• | <br> | • |       |  | <br>• | 6    |
| 4  | lmp    | lement               |                      |      |       |      |   |       |  |       | 7    |
|    | 4.1    | Techn                | ologies              | <br> |       | <br> |   |       |  |       | 7    |
|    | 4.2    | Interp               | reter                | <br> |       | <br> |   |       |  |       | 7    |
|    | 4.3    | Trans                | oiler                | <br> | <br>• | <br> |   |       |  | <br>• | 7    |
| 5  | Eva    | luation              |                      |      |       |      |   |       |  |       | 8    |
|    | 5.1    | Test e               | nvironment           | <br> |       | <br> |   |       |  | <br>  | 8    |

| Cc | ntent  | :S       |              |  |  |      |  |      |  |   |      |  |  |  |  |  | Vİ |
|----|--------|----------|--------------|--|--|------|--|------|--|---|------|--|--|--|--|--|----|
|    | 5.2    | Results  | 3            |  |  | <br> |  | <br> |  |   | <br> |  |  |  |  |  | 8  |
|    |        | 5.2.1    | Interpreter  |  |  | <br> |  | <br> |  |   | <br> |  |  |  |  |  | 8  |
|    |        | 5.2.2    | Transpiler . |  |  | <br> |  | <br> |  |   | <br> |  |  |  |  |  | 8  |
|    |        | 5.2.3    | Comparison   |  |  |      |  | <br> |  |   |      |  |  |  |  |  | 8  |
| 6  |        | clusion  |              |  |  |      |  |      |  |   |      |  |  |  |  |  | 9  |
|    | 6.1    | Future   | Work         |  |  |      |  | <br> |  | • | <br> |  |  |  |  |  | 9  |
| Re | eferer | ices     |              |  |  |      |  |      |  |   |      |  |  |  |  |  | 10 |
|    | Lite   | rature . |              |  |  | <br> |  | <br> |  |   | <br> |  |  |  |  |  | 10 |

# Abstract

This should be a 1-page (maximum) summary of your work in English.

# Kurzfassung

An dieser Stelle steht eine Zusammenfassung der Arbeit, Umfang max. 1 Seite. ...

### Introduction

This chapter provides an entry point for this thesis. First the motivation of exploring this topic is presented. In addition, the research questions of this thesis are outlined. Lastly the methodology on how to answer these questions will be explained.

#### 1.1 Background and Motivation

Optimisation and acceleration of program code is a crucial part in many fields. For example video games need optimisation to lower the minimum hardware requirements which allows more people to run the game, increasing sales. Another example where optimisation is important are computer simulations. For those, optimisation is even more crucial, as this allows the scientists to run more detailed simulations or get the simulation results faster. Equation learning is another field that can heavily benefit from optimisation. One part of equation learning, is to evaluate the expressions generated by the algorithm which can make up a significant portion of the runtime of the algorithm. This thesis is concerned with optimising the evaluation part to increase the overall performance of the equation learning algorithm.

Considering the following expression  $x_1 + 5 - \operatorname{abs}(p_1) * \operatorname{sqrt}(x_2)/10 + 2^3$  which contains simple mathematical operations as well as variables  $x_n$  and parameters  $p_n$ . This expression is one example that can be generated by the equation learning algorithm and needs to be evaluated for the next iteration. Usually multiple expressions are generated per iteration, which also need to be evaluated. Additionally, multiple different values need to be inserted for all variables and parameters, drastically increasing the amount of evaluations that need to be performed.

The free lunch theorem as described by Adam et al. (2019) states that to gain additional performance, a developer cannot just hope for future hardware to be faster, especially on a single core. Therefore, algorithms need to utilise the other cores on a processor to further acceleration. While this approach means more development overhead, a much greater speed-up can be achieved. However, in some cases the speed-up achieved by this is still not large enough and another approach is needed. One of these approaches is the utilisation of a Graphics Processing Unit (GPU) as an easy and affordable option as compared to compute clusters. Michalakes and Vachharajani (2008) have shown a noticeable speed-up when using the GPU for weather simulation. In ad-

1. Introduction 2

dition to computer simulations GPU acceleration also can be found in other places like networking (Han et al., 2010) or structural analysis of buildings (Georgescu et al., 2013).

#### 1.2 Research Question

With these successful implementations of GPU acceleration, this thesis also attempts to improve the performance of evaluating mathematical equations using GPUs. Therefore, the following research questions are formulated:

- How can simple arithmetic expressions that are generated at runtime be efficiently evaluated on graphics cards?
- Under what circumstances is the evaluation of simple arithmetic expressions faster on a graphics card than on a CPU?
- Under which circumstances is the interpretation of the expressions on the GPU or the translation to the intermediate language Parallel Thread Execution (PTX) more efficient?

Answering the first question is necessary to ensure the approach of this thesis is actually feasible. If it is feasible, it is important to evaluate if evaluating the expressions on the GPU actually improves the performance over a parallelised CPU evaluator. To answer if the GPU evaluator is faster than the CPU evaluator, the last research question is important. As there are two major ways of implementing an evaluator on the GPU, they need to be implemented and evaluated to finally state if evaluating expressions on the GPU is faster and if so, which type of implementation results in the best performance.

#### 1.3 Methodology

In order to answer the research questions, this thesis is divided into the following chapters:

#### Chapter 2: Fundamentals and Related Work

In this chapter, the topic of this thesis is explored. It covers the fundamentals of equation learning and how this thesis fits into this field of research. In addition, the fundamentals of General Purpose GPU computing and how interpreters and transpilers work are explained. Previous research already done within this topic is also explored.

#### Chapter 3: Concept and Design

Within this chapter, the concepts of implementing the GPU interpreter and transpiler are explained. How these two prototypes can be implemented disregarding concrete technologies is part of this chapter.

#### Chapter 4: Implementation

This chapter explains the implementation of the GPU interpreter and transpiler. The details of the implementation with the used technologies are covered, such as the interpretation process and the transpilation of the expressions into Parallel Thread Execution (PTX) code.

1. Introduction 3

#### Chapter 5: Evaluation

The software and hardware requirements and the evaluation environment are introduced in this chapter. Furthermore, the results of the comparison of the GPU and CPU evaluators are presented to show which of these yields the best performance.

#### Chapter 6: Conclusion

In the final chapter, the entire work is summarised. A brief overview of the implementation as well as the evaluation results will be provided. Additionally, an outlook of possible future research is given.

With this structure the process of creating and evaluating a basic interpreter on the GPU as well as a transpiler for creating PTX code is outlined. Research is done to ensure the implementations are relevant and not outdated. Finally, the evaluation results will answer the research questions and determine if expressions generated at runtime can be evaluated more efficiently on the GPU than on the CPU.

### Fundamentals and Related Work

#### 2.1 Equation learning

Section describing what equation learning is and why it is relevant for the thesis

#### 2.2 General Purpose Computation on Graphics Processing Units

Describe what GPGPU is and how it differs from classical programming. talk about architecture (SIMD) and some scientific papers on how they use GPUs to accelerate tasks

#### 2.2.1 Parallel Thread Execution

Describe what PTX is to get a common ground for the implementation chapter. Probably a short section

#### 2.3 GPU Interpretation

Different sources on how to do interpretation on the gpu (and maybe interpretation in general too?)

#### 2.4 Transpiler

talk about what transpilers are and how to implement them. If possible also gpu specific transpilation. Also talk about compilation and register management, and probably find a better title

# Concept and Design

introduction to what needs to be done. also clarify terms "Host" and "Device" here

#### 3.1 Requirements and Data

short section. Multiple expressions; vars for all expressions; params unique to expression; operators that need to be supported

#### 3.2 Interpreter

as introduction to this section talk about what "interpreter" means in this context. so "gpu parses expr and calculates"

#### 3.2.1 Architecture

talk about the coarse grained architecture on how the interpreter will work. (.5 to 1 page probably)

#### 3.2.2 Host

talk about the steps taken to prepare for GPU interpretation

#### 3.2.3 Device

talk about how the actual interpreter will be implemented

### 3.3 Transpiler

as introduction to this section talk about what "transpiler" means in this context. so "cpu takes expressions and generates ptx for gpu execution"

#### 3.3.1 Architecture

talk about the coarse grained architecture on how the transpiler will work. (.5 to 1 page probably)

#### 3.3.2 Host

talk about how the transpiler is implemented

#### 3.3.3 Device

talk about what the GPU does. short section since the gpu does not do much

# Implementation

### 4.1 Technologies

Short section; CUDA, PTX, Julia, CUDA.jl
Probably reference the performance evaluation papers for Julia and CUDA.jl

### 4.2 Interpreter

Talk about how the interpreter has been developed.

### 4.3 Transpiler

Talk about how the transpiler has been developed

# **Evaluation**

#### 5.1 Test environment

Explain the hardware used, as well as the actual data (how many expressions, variables etc.)

#### 5.2 Results

talk about what we will see now (results only for interpreter, then transpiler and then compared with each other and a CPU interpreter)

#### 5.2.1 Interpreter

Results only for Interpreter

#### 5.2.2 Transpiler

Results only for Transpiler

#### 5.2.3 Comparison

Comparison of Interpreter and Transpiler as well as Comparing the two with CPU interpreter

# Conclusion and Future Work

Summarise the results

#### 6.1 Future Work

talk about what can be improved

### References

#### Literature

- Adam, S. P., Alexandropoulos, S.-A. N., Pardalos, P. M., & Vrahatis, M. N. (2019). No free lunch theorem: A review. In I. C. Demetriou & P. M. Pardalos (Eds.), Approximation and optimization: Algorithms, complexity and applications (pp. 57–82). Springer International Publishing. https://doi.org/10.1007/978-3-030-12767-1\_5. (Cit. on p. 1)
- Georgescu, S., Chow, P., & Okuda, H. (2013). GPU acceleration for FEM-based structural analysis. Archives of Computational Methods in Engineering, 20(2), 111–121. https://doi.org/10.1007/s11831-013-9082-8 (cit. on p. 2)
- Han, S., Jang, K., Park, K., & Moon, S. (2010). PacketShader: A GPU-accelerated software router. SIGCOMM Comput. Commun. Rev.,  $4\theta(4)$ , 195–206. https://doi.org/10.1145/1851275.1851207 (cit. on p. 2)
- Michalakes, J., & Vachharajani, M. (2008). GPU acceleration of numerical weather prediction [ISSN: 1530-2075]. 2008 IEEE International Symposium on Parallel and Distributed Processing, 1–7. https://doi.org/10.1109/IPDPS.2008.4536351 (cit. on p. 1)

# Check Final Print Size

— Check final print size! —

width = 100mm
height = 50mm

— Remove this page after printing! —